

NAME

Faiyaz Ahmed

ID

1820545

Summer-2020-EEE466

### 1. CMOS 3 Input NAND Gate:



PMOS I=0.9u w=1.8u [M1=M2=M3]

NMOS I=0.9u w=1.8u [M4=M5=M6]

$$\frac{\beta p}{\beta n} = 2$$

### i. Truth Table:

3 Input NAND Gate Truth table

|   | inputs |   | Outputs |  |
|---|--------|---|---------|--|
| A | В      | С | х       |  |
| 0 | 0      | 0 | 1       |  |
| 0 | 0      | 1 | 1       |  |
| 0 | 1      | 0 | 1       |  |
| 0 | 1      | 1 | 1       |  |
| 1 | 0      | 0 | 1       |  |
| 1 | 0      | 1 | 1       |  |
| 1 | 1      | 0 | 1       |  |
| 1 | 1      | 1 | 0       |  |



Truth Table Verified

### ii. Time Delay for Output Voltage to Change:



Delay[approximately] = 10 ps

### iii. Static Power Dissipation:



No Static Power Dissipation

**Discussion:** Since there is a finite rise/fall time for both pMOS and nMOS, during transition, for example, from off to on, and vice-versa, both the transistors will be on for a small period of time in which current will find a path directly from  $V_{DD}$  to ground, hence creating a short-circuit current. Short-circuit power dissipation increases with rise and fall time of the transistors.

Average Power Dissipation [due to Short-circuit power dissipation] =  $\frac{5.22x10^{-15}}{(8-4)x10^{-9}} = 1.305x10^{-6}W$ 

### iv. Approximate Physical Area:

$$1.5xWxLxn_p + 1.5xWxLxn_n = 1.5x0.9x1.8x3 + 1.5x0.9x1.8x3 = 14.58\mu m^2$$

#### 2. Pseudo-NMOS 3 Input NAND Gate:



PMOS I=0.18u w=0.18u

NMOS I=0.18u w=0.9u [M4=M5=M6]

$$\frac{\beta p}{\beta n} = 5$$

### i. Truth Table:

3 Input NAND Gate Truth table

| inputs |   |   | Outputs |
|--------|---|---|---------|
| A      | В | C | х       |
| 0      | 0 | 0 | 1       |
| 0      | 0 | 1 | 1       |
| 0      | 1 | 0 | 1       |
| 0      | 1 | 1 | 1       |
| 1      | 0 | 0 | 1       |
| 1      | 0 | 1 | 1       |
| 1      | 1 | 0 | 1       |
| 1      | 1 | 1 | 0       |



**Truth Table Verified** 

# ii. Time Delay for Output Voltage to Change:



Delay[approximately] = 10 ps

### iii. Static Power Dissipation:



Static Power Dissipation =  $I_{\mathrm{Dmax}}xV_{DD}=104.62\mu\mathrm{A}~x~3.3v=3.45246~x~10^{-4}W$ 



Average Power Dissipation = 
$$\frac{I_{Dmax} x t_{on}}{T} x V_{DD} = \frac{104.62 \mu A x (4.5 ns - 4 ns) + 2x [104.62 \mu A x (5.02 ns - .00 ns)]}{8 ns - 4 ns} x 3.3 v = 4.66 x 10^{-5} W$$

### iv. Approximate Physical Area:

$$1.5xWxLxn_p + 1.5xWxLxn_n = 1.5x0.18x0.18x1 + 1.5x0.9x0.18x3$$
$$= 0.7776\mu m^2$$

**Discussion:** Here, the larger the W/L of the load transistor, the higher the power dissipation.

### 3. Dynamic Logic 3 Input NAND Gate:



PMOS I=0.18u w=0.18u

NMOS I=0.18u w=0.18u [M1=M4=M5=M6]

$$\frac{\beta p}{\beta n} = 1$$

### i. Truth Table:

3 Input NAND Gate Truth table

| inputs |   |   | Outputs |
|--------|---|---|---------|
| A      | В | С | Х       |
| 0      | 0 | 0 | 1       |
| 0      | 0 | 1 | 1       |
| 0      | 1 | 0 | 1       |
| 0      | 1 | 1 | 1       |
| 1      | 0 | 0 | 1       |
| 1      | 0 | 1 | 1       |
| 1      | 1 | 0 | 1       |
| 1      | 1 | 1 | 0       |



Truth table not verifiable due charge sharing effect of dynamic logic:

**Discussion:** Charge sharing occurs when the charge which is stored at the output node in the precharge phase is shared among the output or junction capacitances of transistors which are in the

evaluation phase. Charge sharing degrades the output voltage level or even cause erroneous output value.

# 4. Static Bleeder Dynamic Logic 3 Input NAND Gate:



PMOS I=0.18u w=0.18u [M2=M3]

NMOS I=0.18u w=0.9u [M1=M4=M5=M6]

$$\frac{\beta p}{\beta n} = 5$$

### i. Truth Table:

3 Input NAND Gate Truth table

| inputs |   |   | Outputs |
|--------|---|---|---------|
| A      | В | С | х       |
| 0      | 0 | 0 | 1       |
| 0      | 0 | 1 | 1       |
| 0      | 1 | 0 | 1       |
| 0      | 1 | 1 | 1       |
| 1      | 0 | 0 | 1       |
| 1      | 0 | 1 | 1       |
| 1      | 1 | 0 | 1       |
| 1      | 1 | 1 | 0       |



**Truth Table Verified** 

# ii. Time Delay for Output Voltage to Change:



Delay[approximately]=4.520ns-4.510ns=10ps

#### iii. Static Power Dissipation:



Static Power Dissipation = 
$$I_{Dmax}xV_{DD}=101.18\mu A~x~3.3v=3.33894~x~10^{-4}W$$

i. Approximate Physical Area:

$$1.5xWxLxn_p + 1.5xWxLxn_n = 1.5x0.18x0.18x2 + 1.5x0.9x0.18x4$$
$$= 1.0692\mu m^2$$

**Discussion:** Logic 0 depends on  $\frac{\beta p}{\beta n'}$ , similar features as Pseudo NMOS

5. Domino Logic 3 Input NAND Gate: In dynamic logic, a problem arises when cascading one gate to the next. The precharge "1" state of the first gate may cause the second gate to discharge prematurely, before the first gate has reached its correct state. This uses up the "precharge" of the second gate, which cannot be restored until the next clock cycle, so there is no recovery from this error. In order to cascade dynamic logic

gates, one solution is domino logic, which inserts an ordinary static inverter between stages.

Hence, domino logic 3 input NAND gate would basically be the same as dynamic logic 3 input NAND gate [as at the moment no cascading is done].